Part Number Hot Search : 
Z5261 D27C1000 02584 REEL1 MP8786AN P6KE75 EM78P260 24470
Product Description
Full Text Search
 

To Download IR1150 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  www.irf.com 1 data sheet no. pd60230 revd IR1150(s)(pbf) IR1150i(s)(pbf) pfc one cycle control pfc ic features ? pfc with ir proprietary one cycle control ? continuous conduction mode (ccm) boost type pfc ? no line voltage sense required ? programmable switching frequency (50khz-200khz) ? programmable output overvoltage protection ? brownout and output undervoltage protection ? cycle-by-cycle peak current limit ? soft start ? user initiated micropower sleep mode ? open loop protection ? maximum duty cycle limit of 98% ? user programmable fixed frequency operation ? min. off time of 150-350ns over freq range ? vcc under voltage lockout ? internally clamped 13v gate drive ? fast 1.5a peak gate drive ? micropower startup (<200 a) ? latch immunity and esd protection ? parts also available lead-free description the pfc IR1150 is a power factor correction (pfc) control ic designed to operate in continuous conduction mode (ccm) over a wide range input line voltages. the IR1150 is based on ir's proprietary "one cycle control" (occ) technique providing a cost effective solution for pfc. the proprietary control method allows major reductions in component count, pcb area and design time while delivering the same high system performance as traditional solutions. the ic is fully protected and eliminates the often noise sensitive line voltage sensing requirements of existing solutions. the IR1150 features include programmable switching frequency, programmable dedicated over voltage prot ection, soft start, cycle- by-cycle peak current limit, brownout, open loop, uvlo and micropower startup current. in addition, for low standby power requirements (energy star, 1w standby, blue angel, etc.), the ic can be driven into sleep mode with total current consumption below 200a, by pulling the ovp pin below 0.62v. packages 8-lead soic 8-lead pdip downloaded from: http:///
IR1150(s)/IR1150i(s)(pbf) www.irf.com 2 absolute maximum ratings absolute maximum ratings indicate sustained limits beyond wh ich damage to the device may occur. all voltages are absolute voltages referenced to com. thermal resistance and power dissipatio n are measured under board mounted and still air conditions. parameters symbols min. max. units remarks vcc voltage v cc -0.3 22 v not internally clamped freq. voltage v freq . -0.3 10.5 v isns voltage v isns -10 3 v ovp/en voltage v ovp/en -0.3 9 v vfb voltage v fb -0.3 10.5 v comp voltage v comp -0.3 10 v gate voltage v gate -0.3 18 v continuous gate current i gate -5 5 ma max peak gate current i gatepk -1.5 1.5 a junction temperature t j -40 150 ? c storage temperature t s -55 150 ? c 128 ? c/w soic-8 thermal resistance r ja 84 ? c/w pdip-8 675 mw soic-8 t amb = 25 ? c package power dissipation p d 1000 mw pdip-8 t amb = 25 ? c esd protection v esd 2 kv human body model* recommended operating conditions recommended operating conditions for reliable operation with margin parameters symbols min. typ. max. units remarks supply voltage vcc 15 18 20 v junction temperature tj -25 125 c ambient temperature ta 0 70 c IR1150(s) ambient temperature ta -25 85 c IR1150i(s) switching frequency fsw 50 200 khz electrical characteristics the electrical characteristics involve the spread of values guaranteed within t he specified supply voltage and junction temperature range t j from C 25c to 125c. typical values represen t the median values, which are related to 25c. if not otherwise stated, a supply voltage of v cc =15v is assumed for test condition supply section parameters symbols min. typ. max. units remarks vcc turn-on threshold vcc on 12.2 12.7 13.2 v vcc turn-off threshold (under voltage lock out) vcc uvlo 10.2 10.7 11.2 v *per eia/jesd22-a114-b (discharging a 100pf capacitor through a 1.5k ? series resistor) downloaded from: http:///
IR1150(s)/IR1150i(s)(pbf) www.irf.com 3 electrical charact eristics cont. the electrical characteristics involve the spread of values guaranteed within t he specified supply voltage and junction temperature range t j from C 25c to 125c. typical values represent the median values, which are related to 25c. if not otherwise stated, a supply voltage of v cc =15v is assumed for test condition. parameters symbols min. typ. max. units remarks vcc turn-off hysteresis v cc hyst 1.8 2.2 v 18 22 ma c load =1nf f sw =200khz 36 40 ma c load =10nf f sw =200khz operating current i cc 8 10 ma standby mode - inactive gate internal oscillator running startup current i ccstart 175 ua v cc =v cc on - 0.1v sleep current i sleep 125 200 ua v ovp <0.5v, v cc =15v sleep threshold v sleep 0.56 0.62 0.68 v oscillator section protection section parameters symbols min. typ. max. units remarks open loop protection(olp) vfb threshold v olp 17 19 21 %vref output under voltage protection (ouv) v ouv 49 51 53 %vref brown out protection output over voltage protection (ovp) v ovp 104 105.5 107 %vref ovp hysteresis 350 450 550 mv peak current limit protection (i pklmt ) i sns voltage threshold v isns -1.11 -1.04 -0.96 v parameters symbols min. typ. max. units remarks switching frequency f sw 50 200 khz r set = 165k ? -37k ? approx. initial accuracy f sw acc 5 % t a = 25 ? c voltage stability v stab 0.2 3 % 13v IR1150(s)/IR1150i(s)(pbf) www.irf.com 4 internal voltage reference section parameters symbols min. typ. max. units remarks reference voltage v ref 6.9 7.0 7.1 v t a = 25 ? c line regulation r reg 12 25 mv 13.5v IR1150(s)/IR1150i(s)(pbf) www.irf.com 5 gate driver section parameters symbols min. typ. max. units remarks gate low voltage v glo 1.2 1.5 v i gate =200ma gate high voltage v gth 13 18 v v cc =20v gate high voltage v gth 9.5 v v cc =11.5v 20 ns c load = 1nf, v cc =16v rise time tr 70 ns c load = 10nf, v cc =16v 20 ns c load = 1nf, v cc =16v fall time tf 70 ns c load = 10nf, v cc =16v out peak current i opk 1.5 a c load = 10nf, v cc =16v gate voltage @ fault vg fault 1.8 v i gate =20ma note 1: guaranteed by design, but not tested in production. downloaded from: http:///
IR1150(s)/IR1150i(s)(pbf) www.irf.com 6 block diagram lead assignments & definitions lead assignment pin# symbol description 1 com ground 2 freq frequency set 3 i sns current sense 4 ovp/en overvoltage fault detect / enable 5 comp voltage loop compensation 6 v fb output voltage sense 7 v cc ic supply voltage 8 gate gate drive output 0.62v downloaded from: http:///
IR1150(s)/IR1150i(s)(pbf) www.irf.com 7 general description the pfc IR1150 is intended for boost converters for power factor correction operating at a fixed frequency in continuous conduction mode. the ic operates with two loops; an inner current loop and an outer voltage loop. the inner current loop is fast, reliable and does not require sensing of the input voltage in order to create a current reference. this inner current loop sustai ns the sinusoidal profile of the average input current based on the dependency of the pulse width modulator duty cycle on the input line voltage in order to determine the analogous input line current. thus, the current loop uses the embedded input voltage signal to control the average input current to follow the input voltage. the IR1150 enables excellent thd performance. in light load conditions, a small distortion occurs at zero- crossing due to the finite boost inductance but this is negligible and well within en61000-3-2 class d specifications. the outer voltage loop cont rols the dc bus voltage. this voltage is fed into the voltage error amplifier to control the slope of the int egrator ramp and sets the amplitude of the average input current. the two loops combine to control the amplitude, phase and shape of the input current, with respect to the input voltage, giving near-unity power factor. the ic is designed for robust operation and provides protection from system level over current, over voltage, under voltage, and brownout conditions. ic supply the uvlo circuit monitors the vcc pin and maintains the gate drive signal inactive until the vcc pin voltage reaches the uvlo turn on threshold, (v cc on ). as soon as the vcc voltage exceeds this th reshold, provided that the v fb pin voltage is greater than 20%vref, the gate drive will begin switching (under soft start) and increase the pulse width to its maximum value as demanded by the output voltage error amplifie r. if the voltage on the vcc pin falls below the uvlo turn off threshold, (v cc uvlo ), the ic turns off, gate drive is terminated, and the turn on threshold must again be exceeded in order to re-start the process and move into soft start mode . soft start soft start controls the rate of rise of the output voltage error amplifier in order to obtain a linear control of the increasing duty cycle as a function of time. the soft start time is controlled by voltage error amplifier compensation components selected, and is user programmable based on desired loop crossover frequency. frequency select the switching frequency of the ic is programmable by an external resistor at the freq pin. the design incorporates min/max restrictions such that the minimum and maximum operating frequency fall within the range of 50-200khz. gate drive the gate drive is a totem pole dr iver with 1.5a capability. if higher currents are required, additional external drivers can be used. downloaded from: http:///
IR1150(s)/IR1150i(s)(pbf) www.irf.com 8 detailed pin description com: ground this is the ground potential pi n of the integrated control circuit. all internal devices ar e referenced to this point. v fb : output voltage feedback the output voltage of the boost converter is sensed via a resistive divider and fed into this pin, which is the inverting input of the output voltage er ror amplifier. the impedance of the divider string must be low enough so as to not introduce substantial error due to the input bias currents of the amplifier, yet high enough so as to minimize power dissipation. a typical value of external divider impedance is 1m ? . the error amplifier is a transconductance type which yields high output impedance, thus increasing the noise immunity of the error amplifier output. this also eliminates input divider string interaction with compensation feedback capacitors and reducing the loading of divider string due to a low impedance output of the amplifier. comp: voltage loop compensation external circuitry from this pin to ground compensates the system voltage loop and soft st art time. this is the output of the voltage error amplifie r. this pin will be discharged via internal resistance when a fault mode occurs. gate: gate drive output this is the gate drive output of the ic. drive voltage is internally limited and provides 1.5a peak with matched rise and fall times. freq: frequency set this is the user programmable frequency pin. an external resistor from this pin to the com pin pro- grams the frequency. the operational switching frequency range for the device is 50khz C 200khz. isns: current sense input this pin is the inverting current sense input & peak current limit. the voltage at this pin is the negative voltage drop, sensed across the system current sense resistor, representing the inductor current. this voltage is fed into the p eak current limit protection comparator with threshold around -1v. this protection circuit incorporates a leading edge blanking circuit following the comparator to improve noise immunity of the protection process. the current sense signal is also fed into the current sense amplifier. the signal is amplified, filtered of high frequency noise and then injected into a summing node where it is subtracted from the compensation voltage v comp . the signal on this pin must be previously filtered with an rc cell to provide additional noise immunity. the input impedance of this pin is 5k ? . v cc : supply voltage this is the supply voltage pin of the ic and it is monitored by the under voltage lockout circuit. it is possible to turn off the ic by pulling this pin below the minimum turn off threshold voltage, without damage to the ic. to prevent noise problems, a bypass ceramic capacitor connected to vcc and com shou ld be placed as close as possible to the IR1150. this pin is not internally clamped, therefore damage will occur if the maximum voltage is exceeded. ovp/en: over voltage protection / enable this pin is the input to the over voltage protection comparator the threshold of which is internally programmed to 105.5% of vref. a resistive divider feeds this pin from the output volt-age to com and inhibits the gate drive whenever the threshold is exceeded. normal operation resumes when the voltage level on this pin decreases to below the pin threshold. this pin is also used to activate sleep mode by pulling the voltage level below 0.62v (typ). downloaded from: http:///
IR1150(s)/IR1150i(s)(pbf) www.irf.com 9 operating states uvlo mode the ic remains in the uvlo condition until the voltage on the v cc pin exceeds the vcc turn on threshold voltage, vcc on. during the time the ic remain s in the uvlo state, the gate drive circuit is inactive and the ic draws a quiescent current of icc start. the uvlo mode is accessible from any other state of operation whenever the ic supply voltage condition of v cc < v cc uvlo occurs. standby mode the ic is in this state if the supply voltage has exceeded v cc on and the vfb pin voltage is less than 20% of vref . the oscillator is running and all internal circuitry is biased in this state but the gate is inactive. this state is accessible from any other stat e of operation except ovp. the ic enters this state when ever the vfb pin voltage has decreased to 50% of vref when operating in normal mode or during a peak current lim it fault condition, or 20% vref when operating in soft start mode. soft start mode this state is activated once the v cc voltage has exceeded v ccon and the vfb pin voltage has exceeded 20% of vref. the soft start time, which is defined as the time required for the duty cycle to linearly increase from zero to maximum, is dependent upon the values selected for compensation of the voltage loop pin comp to pin com. throughout the soft start cycle, the output of the voltage error amplifier (pin comp) charges through the compensation network. this forces a linear rise of the voltage at this node which in turn forces a linear increase in the gate drive duty cycle fr om 0. this controlled duty cycle reduces system component stress during start up conditions as the input curr ent amplitude is increasing linearly. normal mode the ic enters normal operati ng mode once the soft start transition has been completed. at this point the gate drive is switching and the ic draws a maximum of icc from the supply voltage source. the device will initiate another soft start sequence in the event of a shutdown due to a fault, which activates the protection circuitry, or if the supply voltage drops below the uvlo turn off threshold of v cc uvlo . fault protection mode the fault mode will be activated when any of the protection circuits are activated. the ic protection circuits include supply voltage under voltage lockout (uvlo), output over voltage protection (ovp), open loop protection (olp), output undervoltage protection (ouv), and peak current limit protection (i pk limit ). sleep mode the sleep mode is initiated by pulling the ovp pin below 0.62v (typ). in this mode the ic draws a very low quiescent supply current. downloaded from: http:///
IR1150(s)/IR1150i(s)(pbf) www.irf.com 10 v ovp >0.62v v ovp <0.62v v ovp <0.62v v ovp <0.62v v ovp <0.62v v ovp <0.62v v ovp <0.62v v ovp <99%v ref downloaded from: http:///
IR1150(s)/IR1150i(s)(pbf) www.irf.com 11 downloaded from: http:///
IR1150(s)/IR1150i(s)(pbf) www.irf.com 12 downloaded from: http:///
IR1150(s)/IR1150i(s)(pbf) www.irf.com 13 downloaded from: http:///
IR1150(s)/IR1150i(s)(pbf) www.irf.com 14 downloaded from: http:///
IR1150(s)/IR1150i(s)(pbf) www.irf.com 15 tape & reel information (soic 8-lead only) dimensions are shown in millimeters (inches) terminal number 1 8.1 ( .318 ) 7.9 ( .312 ) notes: 1. outline conforms to eia-481 & eia-541. 2. controlling dimension : millimeter. 330.00 (12.992) max. notes : 1. controlling dimension : millimeter. 2. outline conforms to eia-481 & eia-541. 12.3 ( .484 ) 11.7 ( .461 ) feed direction 14.40 ( .566 ) 12.40 ( .488 ) downloaded from: http:///
IR1150(s)/IR1150i(s)(pbf) www.irf.com 16 part marking information order information basic part lead-free part 8-lead soic IR1150str order IR1150str 8-lead soic IR1150s order IR1150strpbf 8-lead soic IR1150istr order IR1150istr 8-le ad soic IR1150istr order IR1150istrpbf 8-lead pdip IR1150 order IR1150pbf 8-lead pdip IR1150i order IR1150ipbf the IR1150(s)(pbf) has been designed and qualified for the consumer market the IR1150i(s)(pbf) has been designed and qualified for the industrial market qualification standards can be found on irs web site. world headquarters: 233 kansas street, el segundo, california 90245 tel: (310) 252-7105 http://www.irf.com/ data and specificati ons subject to change without notice. 2/5/2007 downloaded from: http:///


▲Up To Search▲   

 
Price & Availability of IR1150

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X